Renesas Hitachi H8S/2194 Series Hardware Manual page 741

16-bit single-chip microcomputer
Table of Contents

Advertisement

(2) Capstan Phase Error Data Registers (CPER1, CPER2)
Bit :
7
Initial value :
1
R/W :
Bit :
15
Initial value :
0
R/W :
R * /W
R * /W
Note: * Note that only detected error data can be read.
CPER1 and CPER2 constitute a 20-bit capstan phase error data register. The 20 bits are
weighted as follows. Bit 3 of CPER1 is the MSB. Bit 0 of CPER2 is the LSB. When the
rotational phase is correct, the data H'00000 is latched. Negative data will be latched if the
phase leads the correct phase, and positive data if it lags. Values in CPER1 and CPER 2 are
transferred to the digital filter circuit.
CPER1 and CPER are 20-bit readable/writable registers. When writing data to CPER1 and
CPER2, write to CPER1 first, and then write to CPER2. CPER2 is accessible by word access
only. Byte access gives unassured results. CPER1 and CPER2 are initialized to H'F0 and
H'0000 by a reset, and in standby mode.
See the note on the capstan phase preset data registers (CPPR1 and CPPR2) in section 28.9.4 (1).
Rev. 2.0, 11/00, page 714 of 1037
6
5
1
1
14
13
12
11
10
0
0
0
0
0
R * /W
R * /W
R * /W
R * /W
4
3
1
0
R * /W
9
8
7
6
0
0
0
0
R * /W
R * /W
R * /W
R * /W
R * /W R * /W
2
1
0
0
R * /W
R * /W
R * /W
5
4
3
2
1
0
0
0
0
0
R * /W R * /W
R * /W R * /W
0
0
0
0

Advertisement

Table of Contents
loading

Table of Contents