Renesas Hitachi H8S/2194 Series Hardware Manual page 782

16-bit single-chip microcomputer
Table of Contents

Advertisement

(4) REC-CTL Duty Data Register 2 (RCDR2)
Bit :
15
Initial value :
1
R/W :
RCDR2 is a register that sets 1 pulse (short) falling timing of REC-CTL at recording and
rewriting, and detects long/short pulses at detecting.
RCDR2 is a 12-bit write-only register, and can be accessed by word access only. Byte access
gives unassured results. If read is attempted, an undetermined value is read out. Bits 15 to 12
are reserved and are not affected by write access.
RCDR2 is initialized to H'F000 by a reset, and in standby mode, module stop mode, and CTL
stop mode.
At recording, the value to set in RCDR2 can be calculated from the transition timing T2 and the
servo clock frequency φs by the equation given below, and the set value should be 25% of the
duty obtained by the equation. See figure 28.60, REC-CTL Signal Generation Timing.
RCDR2 = T2 × φ s/64
φs is the servo clock frequency (= f
At bit pattern detection, set the 1 pulse long/short threshold value at FWD. See figure 28.56,
Duty Discriminator.
RCDR2 = T2' × φ s/64
φs is the servo clock frequency (= f
at FWD (s).
14
13
12
11
10
CMT2B
CMT2A
1
1
1
0
0
W
W
/2) in Hz, and T2 is the set timing (s).
OSC
/2) in Hz, and T2' is the 1 pulse long/short threshold value
OSC
9
8
7
6
5
CMT29
CMT28
CMT27
CMT26
CMT25
0
0
0
0
0
W
W
W
W
W
Rev. 2.0, 11/00, page 755 of 1037
4
3
2
1
0
CMT24
CMT23
CMT22
CMT21
CMT20
0
0
0
0
0
W
W
W
W
W

Advertisement

Table of Contents
loading

Table of Contents