Renesas Hitachi H8S/2194 Series Hardware Manual page 761

16-bit single-chip microcomputer
Table of Contents

Advertisement

(7) Digital Filter Control Register (DFUCR)
Bit :
7
Initial value :
1
R/W :
DFUCR is an 8-bit readable/writable register which controls the operation of the digital filter. It
accepts a byte-access only. If it was word-accessed, operation is not assured.
Bits 7 and 6 are reserved. No write in them is valid. It is initialized to H'00 by a reset, stand-by
or module stop.
Bits 7 and 6: Reserved
No read or write is valid. If a read is attempted, an undefined value is read out.
Bit 5: Phase System Computation Result PWM Output Bit (PTON)
Outputs the computation results of only the phase system to PWM. (The computation results of
the drum phase system is output to the CAPPWM pin, and that of the capstan phase system is
output to the DRMPWM pin.)
Bit 5
PTON
Description
0
Outputs the results of ordinary computation of the filter to PWM pin
1
Outputs the computation results of only the phase system to PWM pin
Bit 4: PWM Output Selection Bit (CP/
Selects whether the phase system computation results when PTON was set to 1 is output to the
drum or capstan. The PWM of the selected side outputs ordinary filter computation results
(speed system of MIX).
Bit 4
'3 '3
CP/
Description
0
Outputs the drum phase system computation results (CAPPWM)
1
Outputs the capstan phase system computation results (DRMPWM)
Rev. 2.0, 11/00, page 734 of 1037
6
5
4
PTON
CP/DP
1
0
0
R/W
R/W
! !
)
3
2
CFEPS
DFEPS
CFESS
0
0
R/W
R/W
1
0
DFESS
0
0
R/W
R/W
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents