Timer Control Register X (Tcrx) - Renesas Hitachi H8S/2194 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

17.2.6

Timer Control Register X (TCRX)

Bit :
IEDGA
Initial value :
R/W :
R/W
The TCRX is an 8-bit read/write register which works to select the input capture signal edge, to
designate the buffer operation and to select the inputting clock for the FRC.
The TCRX is initialized to H'00 when reset or under the standby mode, watch mode, subsleep
mode, module stop mode or subactive mode.
Bit 7: Input Capture Signal Edge Selection A (IEDGA)
This bit works to select the rising edge or falling edge of the input capture signal A (FTIA).
Bit 7
IEDGA
Description
0
Captures the falling edge of the input capture signal A
1
Captures the rising edge of the input capture signal A
Bit 6: Input Capture Signal Edge Selection B (IEDGB)
This bit works to select the rising edge or falling edge of the input capture signal B (FTIB).
Bit 6
IEDGB
Description
0
Captures the falling edge of the input capture signal B
1
Captures the rising edge of the input capture signal B
Bit 5: Input Capture Signal Edge Selection C (IEDGC)
This bit works to select the rising edge or falling edge of the input capture signal C (FTIC).
However, when the DVCTL has been selected as the signal for the input capture signal edge
selection C, this bit will not influence the operation.
Bit 5
IEDGC
Description
0
Captures the falling edge of the input capture signal C
1
Captures the rising edge of the input capture signal C
Rev. 2.0, 11/00, page 370 of 1037
7
6
5
IEDGB
IEDGC
0
0
0
R/W
R/W
4
3
IEDGD
BUFEA
BUFEB
0
0
R/W
R/W
R/W
2
1
0
CKS1
CKS0
0
0
0
R/W
R/W
(Initial value)
(Initial value)
(Initial value)

Advertisement

Table of Contents
loading

Table of Contents