Renesas Hitachi H8S/2194 Series Hardware Manual page 783

16-bit single-chip microcomputer
Table of Contents

Advertisement

(5) REC-CTL Duty Data Register 3 (RCDR3)
15
Bit :
Initial value :
1
R/W :
RCDR3 is a register that sets 1 pulse (long) and assemble mark falling timing of REC-CTL at
recording and rewriting, and detects long/short pulses at detecting.
RCDR3 is a 12-bit write-only register, and can be accessed by word access only. Byte access
gives unassured results. If read is attempted, an undetermined value is read out. Bits 15 to 12
are reserved and are not affected by write access.
RCDR3 is initialized to H'F000 by a reset, and in standby mode, module stop mode, and CTL
stop mode.
At recording, the value to set in RCDR3 can be calculated from the transition timing T3 and the
servo clock frequency φs by the equation given below. The set value should be 30% of the duty
when the RCDR3 is used for REC-CTL 1 pulse (long), and 67 to 70% when used for assemble
mark. The set value must not exceed the value of REF30X. See figure 28.60, REC-CTL Signal
Generation Timing.
RCDR3 = T3 × φs/64
φs is the servo clock frequency (= f
At bit pattern detection, set the 0 pulse long/short threshold value at FWD. See figure 28.56,
Duty Discriminator.
RCDR3 = T3' × φs/64
φs is the servo clock frequency (= f
at FWD (s).
Rev. 2.0, 11/00, page 756 of 1037
14
13
12
11
10
CMT3B
CMT3A
1
1
1
0
0
W
W
/2) in Hz, and T3 is the set timing (s).
OSC
/2) in Hz, and T3' is the 0 pulse long/short threshold value
OSC
9
8
7
6
5
CMT39
CMT38
CMT37
CMT36
CMT35
0
0
0
0
0
W
W
W
W
W
4
3
2
1
0
CMT34
CMT33
CMT32
CMT31
CMT30
0
0
0
0
0
W
W
W
W
W

Advertisement

Table of Contents
loading

Table of Contents