Renesas Hitachi H8S/2194 Series Hardware Manual page 804

16-bit single-chip microcomputer
Table of Contents

Advertisement

The 16-bit counter in the REC-CTL circuit continues counting on a clock derived by dividing
the system clock φs (= f
mode, and on the rise of PB-CTL in rewrite mode. The REC-CTL match detection is carried out
by comparing the counter value with each RCDR value.
RCDR1 to RCDR5 can be written to by software at all times. If RCDR is changed before the
respective match detection is performed, match detection is performed using the new value. The
value changed after match detection becomes valid on the rise of REF30X following the change.
Figure 28.61 shows an example of RCDR change timing.
REF30X
RCDR4
Counter
RCDR2
RCDR1
REC-CTL
Figure 28.61 Example of RCDR Change Timing (Example Showing RCDR4)
/2) by 4. The counter is cleared on the rise of REF30X in record
OSC
RCDR1 RCDR2
1 pulse (Short)
RCDR1
RCDR4
RCDR1
RCDR4
Interval in which
RCDR4 can be
written to
0 pulse (Short)
Rev. 2.0, 11/00, page 777 of 1037
RCDR4
RCDR1
Rewritten 0 pulse
(Short)

Advertisement

Table of Contents
loading

Table of Contents