Texas Instruments OMAP5912 Reference Manual page 1339

Multimedia processor device overview and architecture
Hide thumbs Also See for OMAP5912:
Table of Contents

Advertisement

Table 23. HC Port 1 Status and Control Register (HCRHPORTSTATUS1)
Bit
Name
31:21
Reserved
20
PRSC
19
OCIC
SPRU761A
-
MCSI2.DOUT/USB0.TXEN
-
UART2.TX/USB0.TXD
-
UART2.RTS/USB0.SE0
-
UART2.CTS/USB0.RCV.
-
MCSI2.DIN/USB0.VP
-
UART2.RX/USB0.VM
-
MCSI2.SYNC/USB0.SPEED
-
MCSI2.CLK/USB0.SUSP
The host controller port associated with this register can also be held in a state
where it always appears to be disconnected, depending on the HMC_MODE
value and top-level pin multiplexing. See Table 22 and 4.3, Pin Multiplexing.
HC port 1 can act as the host portion of an OTG controller. See Section 4, USB
OTG Controller.
Description
Reserved
Port 1 reset status change
This bit indicates, when 1, that the port 1 port reset status bit
has changed.
Write of 0 has no effect.
Write of 1 clears this bit.
Port 1 overcurrent indicator change
This bit indicates, when 1, that the port 1 port overcurrent
indicator has changed.
Write of 0 has no effect.
Write of 1 clears this bit.
The OMAP5912 does not provide inputs for signaling
external overcurrent indication to the USB host controller.
Overcurrent monitoring, if required, must be handled through
some other mechanism.
This bit has no relationship to the OTG controller register bits
that relate to VBUS.
USB Host Controller
Type
R/W
R/W
Universal Serial Bus (USB)
Reset
0
0
47

Advertisement

Table of Contents
loading

Table of Contents