Rtc Backup Registers (Rtc_Bkpxr); Rtc Register Map; Table 82. Rtc Register Map And Reset Values - STMicroelectronics STM32F05 series Reference Manual

Advanced arm-based 32-bit mcus
Table of Contents

Advertisement

RM0091
24.6.16

RTC backup registers (RTC_BKPxR)

Address offset: 0x50 to 0x60
Power-on reset value: 0x0000 0000
System reset: not affected
31
30
29
rw
rw
rw
15
14
13
rw
rw
rw
Bits 31:0 BKP[31:0]
24.6.17

RTC register map

Table 82.
RTC register map and reset values
Offset
Register
RTC_TR
0x00
Reset value
RTC_DR
0x04
Reset value
RTC_CR
0x08
Reset value
RTC_ISR
0x0C
Reset value
RTC_PRER
0x10
Reset value
RTC_ALRMAR
0x1C
Reset value
0
RTC_WPR
0x24
Reset value
RTC_SSR
0x28
Reset value
28
27
26
25
rw
rw
rw
rw
12
11
10
9
rw
rw
rw
rw
The application can write or read data to and from these registers.
They are powered-on by V
System reset, and their contents remain valid when the device operates in low-power mode.
This register is reset on a tamper detection event, as long as TAMPxF=1. or when the Flash
readout protection is disabled.
0
0
DT
DU[3:0]
[1:0]
0
0
0
0
0
0
0
0
Doc ID 018940 Rev 1
24
23
22
BKP[31:16]
rw
rw
rw
8
7
6
BKP[15:0]
rw
rw
rw
when V
is switched off, so that they are not reset by
BAT
DD
HT
HU[3:0]
[1:0]
0
0
0
0
0
0
0
YT[3:0]
YU[3:0]
WDU[2:0]
0
0
0
0
0
0
0
0
OSEL
[1:0]
0
0
0
0
0
0
0
PREDIV_A[6:0]
1
1
1
1
1
1
1
0
HT
HU[3:0]
[1:0]
0
0
0
0
0
0
0
0
0
Real-time clock (RTC)
21
20
19
18
rw
rw
rw
5
4
3
rw
rw
rw
MNT[2:0]
MNU[3:0]
0
0
0
0
0
0
0
0
MU[3:0]
0
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
PREDIV_S[14:0]
0
0
0
0
0
0
0
1
1
MNT[2:0]
MNU[3:0]
0
0
0
0
0
0
0
0
0
0
0
SS[15:0]
0
0
0
0
0
0
0
0
0
17
16
rw
rw
rw
2
1
0
w
rw
rw
ST[2:0]
SU[3:0]
0
0
0
0
0
0
DT
DU[3:0]
[1:0]
0
0
0
0
0
1
Res.
0
0
0
0
0
0
1
1
1
1
1
1
1
ST[2:0]
SU[3:0]
0
0
0
0
0
0
KEY
0
0
0
0
0
0
0
0
0
0
0
0
569/742

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32F05 series and is the answer not in the manual?

Subscribe to Our Youtube Channel

Table of Contents