RM0091
Figure 167. Capture/compare channel 1 main circuit
read CCR1H
read CCR1L
CC1S[1]
CC1S[0]
IC1PS
CC1E
CC1G
TIM1_EGR
Figure 168. Output stage of capture/compare channel (channel 1)
CNT>CCR1
CNT=CCR1
Figure 169. Output stage of capture/compare channel (channel 2 for TIM15)
CNT > CCR2
CNT = CCR2
S
read_in_progress
Capture/compare preload register
R
capture_transfer
input
mode
Capture/compare shadow register
OC1REF
Output mode
controller
OC1CE
OC1M[2:0]
TIMx_CCMR1
OC2_REF
Output mode
controller
OC2M[2:0]
TIM15_CCMR2
Doc ID 018940 Rev 1
General-purpose timers (TIM15/16/17)
APB Bus
MCU-peripheral interface
8
8
compare_transfer
capture
Counter
'0'
x0
10
OC1_DT
11
Dead-time
generator
OC1N_DT
11
10
'0'
0x
DTG[7:0]
CC1NE
CC1E
TIMx_BDTR
TIMx_CCER
To the master mode
controller
write CCR1H
S
write_in_progress
write CCR1L
R
CC1S[1]
output
mode
CC1S[0]
UEV
(from time
comparator
base unit)
CNT>CCR1
CNT=CCR1
0
Output
OC1
enable
1
circuit
CC1P
TIMx_CCER
0
OC1N
Output
enable
circuit
1
CC1NE
CC1E TIMx_CCER
CC1NP
MOE
OSSI
OSSR
TIMx_BDTR
TIMx_CCER
0
Output
enable
circuit
1
CC2P
TIM15_CCER
CC2E TIM15_CCER
MOE
OSSI TIM15_BDTR
OIS2
OC1PE
OC1PE
TIM1_CCMR1
ai17333
OC2
TIM15_CR2
ai17334
387/742
Need help?
Do you have a question about the STM32F05 series and is the answer not in the manual?
Questions and answers