RM0091
19.4.4
TIM6 status register (TIM6_SR)
Address offset: 0x10
Reset value: 0x0000
15
14
13
Res.
Res.
Res.
Res.
Bits 15:1 Reserved, must be kept at reset value.
Bit 0 UIF: Update interrupt flag
19.4.5
TIM6 event generation register (TIM6_EGR)
Address offset: 0x14
Reset value: 0x0000
15
14
13
Res.
Res.
Res.
Res.
Bits 15:1 Reserved, must be kept at reset value.
Bit 0 UG: Update generation
This bit can be set by software, it is automatically cleared by hardware.
0: No action.
1: Re-initializes the timer counter and generates an update of the registers. Note that the
prescaler counter is cleared too (but the prescaler ratio is not affected).
19.4.6
TIM6 counter (TIM6_CNT)
Address offset: 0x24
Reset value: 0x0000
15
14
13
rw
rw
rw
Bits 15:0
CNT[15:0]: Counter value
12
11
10
9
Res.
Res.
Res.
This bit is set by hardware on an update event. It is cleared by software.
0: No update occurred.
1: Update interrupt pending. This bit is set by hardware when the registers are updated:
–At overflow or underflow regarding the repetition counter value and if UDIS = 0 in the
TIMx_CR1 register.
–When CNT is reinitialized by software using the UG bit in the TIMx_EGR register, if
URS = 0 and UDIS = 0 in the TIMx_CR1 register.
12
11
10
9
Res.
Res.
Res.
12
11
10
9
rw
rw
rw
rw
Doc ID 018940 Rev 1
8
7
6
5
Res.
Res.
Res.
Res.
8
7
6
5
Res.
Res.
Res.
Res.
8
7
6
5
CNT[15:0]
rw
rw
rw
rw
Basic timer (TIM6)
4
3
2
1
Res.
Res.
Res.
Res.
4
3
2
1
Res.
Res.
Res.
Res.
4
3
2
1
rw
rw
rw
rw
0
UIF
rc_w0
0
UG
w
0
rw
449/742
Need help?
Do you have a question about the STM32F05 series and is the answer not in the manual?
Questions and answers