RM0091
Bits 31:16 Reserved, must be kept at reset value
Bits 15:13 WDU[1:0]: Week day units
Bit 12 MT: Month tens in BCD format
Bits 11:8 MU[3:0]: Month units in BCD format
Bits 7:6 Reserved, must be kept at reset value
Bits 5:4 DT[1:0]: Date tens in BCD format
Bit 3:0 DU[3:0]: Date units in BCD format
24.6.12
RTC time-stamp sub second register (RTC_TSSSR)
The content of this register is valid only when RTC_ISR/TSF is set. It is cleared when the
RTC_ISR/TSF bit is reset.
Address offset: 0x38
Power-on reset value: 0x0000 0000
System reset: not affected
31
30
29
Res.
Res.
Res.
Res.
15
14
13
r
r
r
Bits 31:16 Reserved, must be kept at reset value
Bits 15:0 SS: Sub second value
SS[15:0] is the value of the synchronous prescaler's counter when the timestamp event
occurred.
28
27
26
25
Res.
Res.
Res.
12
11
10
9
r
r
r
r
Doc ID 018940 Rev 1
24
23
22
21
Res.
Res.
Res.
Res.
8
7
6
5
SS[15:0]
r
r
r
r
Real-time clock (RTC)
20
19
18
17
Res.
Res.
Res.
Res.
4
3
2
1
r
r
r
r
16
Res.
0
r
563/742
Need help?
Do you have a question about the STM32F05 series and is the answer not in the manual?