Analog Devices ADSP-BF53x Blackfin Reference page 678

Table of Contents

Advertisement

Instruction Overview
In the default source order case (for example, not the (R) syntax), assume a
source register pair contain the data shown in
Table 18-29. I-register Bits and the Byte Alignment
The bytes selected are
Two LSB's of I0 or I1
00b:
01b:
10b:
11b:
This instruction prevents exceptions that would otherwise be caused by
misaligned 32-bit memory loads issued in parallel.
Options
The (R) syntax reverses the order of the source registers within each pair.
Typical high performance applications cannot afford the overhead of
reloading both register pair operands to maintain byte order for every cal-
culation. Instead, they alternate and load only one register pair operand
each time and alternate between the forward and reverse byte order ver-
sions of this instruction. By default, the low order bytes come from the
low register in the register pair. The (R) option causes the low order bytes
to come from the high register.
When reversing source order by using the (R) syntax, the source registers
swap places within the register pair in their byte ordering. If a source reg-
ister pair contains the data shown in
instruction computes 12 pixel operations simultaneously–the three-opera-
tion subtract-absolute-accumulate on four pairs of operand bytes in
parallel.
18-38
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
src_reg_pair_HI
byte7
byte6
byte5
byte5
byte6
byte5
Table
Table
18-29.
src_reg_pair_LO
byte4
byte3
byte2
byte3
byte2
byte4
byte3
byte2
byte4
byte3
byte2
byte4
byte3
18-30, then the SAA
byte1
byte0
byte1
byte0
byte1

Advertisement

Table of Contents
loading

This manual is also suitable for:

Adsp-bf56x blackfin

Table of Contents