Host Interface Control Registers 0 And 1 (Hicr0 And Hicr1) - Renesas H8S/2100 Series Hardware Manual

6-bit single-chip microcomputer
Hide thumbs Also See for H8S/2100 Series:
Table of Contents

Advertisement

20.3.1

Host Interface Control Registers 0 and 1 (HICR0 and HICR1)

HICR0 and HICR1 contain control bits that enable or disable LPC interface functions, control bits
that determine pin output and the internal state of the LPC interface, and status flags that monitor
the internal state of the LPC interface.
• HICR0
Initial
Bit
Bit Name
Value
7
LPC3E
0
6
LPC2E
0
5
LPC1E
0
R/W
Slave Host Description
R/W
LPC Enables 3 to 1
R/W
Enable or disable the LPC interface function. When the
LPC interface is enabled (one of the three bits is set to
R/W
1), processing for data transfer between the slave (this
LSI) and the host is performed using pins LAD3 to
LAD0, LFRAME, LRESET, LCLK, SERIRQ, CLKRUN,
and LPCPD.
LPC3E
0: LPC channel 3 operation is disabled
No address (LADR3) matches for IDR3, ODR3,
STR3, or TWR0 to TWR15
1: LPC channel 3 operation is enabled
LPC2E
0: LPC channel 2 operation is disabled
No address (LADR2) matches for IDR2, ODR2, or
STR2
1: LPC channel 2 operation is enabled
LPC1E
0: LPC channel 1 operation is disabled
No address (LADR1) matches for IDR1, ODR1, or
STR1
1: LPC channel 1 operation is enabled
Section 20 LPC Interface (LPC)
Rev. 1.00 May 09, 2008 Page 587 of 954
REJ09B0462-0100

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2112r

Table of Contents