Renesas H8S/2100 Series Hardware Manual page 632

6-bit single-chip microcomputer
Hide thumbs Also See for H8S/2100 Series:
Table of Contents

Advertisement

Section 20 LPC Interface (LPC)
• STR1
Bit
Bit Name Initial Value Slave Host Description
7
DBU17
0
6
DBU16
0
5
DBU15
0
4
DBU14
0
3
C/D1
0
2
DBU12
0
1
IBF1
0
0
OBF1
0
Note:
*
Only 0 can be written to clear the flag.
Rev. 1.00 May 09, 2008 Page 606 of 954
REJ09B0462-0100
R/W
R/W
R
Defined by User
R/W
R
The user can use these bits as necessary.
R/W
R
R/W
R
R
R
Command/Data
When the host writes to IDR1, bit 2 of the I/O
address is written into this bit to indicate whether
IDR1 contains data or a command.
0: Content of input data register (IDR1) is a data
1: Content of input data register (IDR1) is a
command
R/W
R
Defined by User
The user can use this bit as necessary.
R
R
Input Buffer Full
This bit is an internal interrupt source to the slave
(this LSI). The IBF1 flag setting and clearing
conditions are different when the fast Gate A20 is
used. For details, see table 20.5.
0: [Clearing condition]
When the slave reads IDR1
1: [Setting condition]
When the host writes to IDR1 in I/O write cycle
R/(W)* R
Output Buffer Full
0: [Clearing conditions]
When the host reads ODR1 in I/O read cycle
When the slave writes 0 to the OBF1 bit
1: [Setting condition]
When the slave writes to ODR1

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s/2112r

Table of Contents