Renesas RL78 Series User Manual page 726

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
Notes 1.
When P130 is set to high-level output before reset is effected, the output signal of P130 can be dummy-
output as a reset signal to an external device, because P130 outputs a low level when reset is effected. To
release a reset signal to an external device, set P130 to high-level output by software.
2.
Reset times (times for release from the external reset state)
After the first release of the POR: 0.672 ms (typ.), 0.832 ms (max.) when the LVD is in use.
After the second release of the POR: 0.531 ms (typ.), 0.675 ms (max.) when the LVD is in use.
After power is supplied, a voltage stabilization waiting time of about 0.99 ms (typ.) and up to 2.30 ms (max.)
is required before reset processing starts after release of the external reset.
3.
The state of P40 is as follows.
● High-impedance during the external reset period or reset period by the POR.
● High level during other types of reset or after receiving a reset signal (connected to the internal pull-up
resistor).
Reset by POR and LVD circuit supply voltage detection is automatically released when V
the reset. After reset processing, execution of the program with the high-speed on-chip oscillator clock as the operating
clock starts. For details, see CHAPTER 21 POWER-ON-RESET CIRCUIT or CHAPTER 22 VOLTAGE DETECTOR.
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
0.399 ms (typ.), 0.519 ms (max.) when the LVD is off.
0.259 ms (typ.), 0.362 ms (max.) when the LVD is off.
CHAPTER 20 RESET FUNCTION
≥ V
or V
DD
POR
≥ V
after
DD
LVD
705

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents