Renesas RL78 Series User Manual page 96

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
[HL + byte],
<1>
<2>
Instruction code
OP-code
<2>
Either pair of registers <1> specifies the address
where the target array of data starts in the 64-Kbyte
area from F0000H to FFFFFH.
"byte" <2> specifies an offset within the array to
the target location in memory.
word [B],
<1>
<2>
Instruction code
OP-code
Low Addr.
High Addr.
"word" <1> specifies the address where the target
array of word-sized data starts in the 64-Kbyte area
from F0000H to FFFFFH.
Either register <2> specifies an offset within the
array to the target location in memory.
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
Figure 4-28. Example of [HL + byte], [DE + byte]
[DE + byte]
<1>
<2>
byte
rp(HL/DE)
Figure 4-29. Example of word[B], word[C]
word [C]
<1>
<2>
<2>
r(B/C)
<2>
Offset
<1>
Address of
an array
<2>
Offset
Address of a word
<1>
within an array
CHAPTER 4 CPU ARCHITECTURE
FFFFFH
Target memory
Other data in
the array
F0000H
Memory
FFFFFH
Target memory
F0000H
Memory
Target
array
of data
Array of
word-sized
data
75

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents