Renesas RL78 Series User Manual page 734

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
Figure 21-2. Timing of Generation of Internal Reset Signal by Power-on-reset Circuit
(a) When the externally input reset signal on the RESET pin is used
Supply voltage (V
)
DD
Lower limit voltage for guaranteed operation
V
= 1.51 V (TYP.)
POR
V
= 1.50 V (TYP.)
PDR
0 V
RESET pin
High-speed on-chip
oscillator clock (f
IH
High-speedsystem
clock (f
(when X1 oscillation
is selected)
CPU Operation stops
Internal reset signal
Notes 1.
The internal reset processing time includes the oscillation accuracy stabilization time of the high-speed on-
chip oscillator clock.
2.
The high-speed on-chip oscillator clock and a high-speed system clock or subsystem clock can be selected
as the CPU clock. To use the X1 clock, use the oscillation stabilization time counter status register (OSTC)
to confirm the lapse of the oscillation stabilization time. To use the XT1 clock, use the timer function for
confirmation of the lapse of the stabilization time.
3.
The time until normal operation starts includes the following reset processing time when the external reset
is released (after the first release of POR) after the RESET signal is driven high (1) as well as the voltage
stabilization wait time after VPOR (1.51 V, typ.) is reached.
Reset processing time when the external reset is released is shown below.
After the first release of POR: 0.672 ms (typ.), 0.832 ms (max.) (when the LVD is in use)
4. Reset processing time when the external reset is released after the second release of POR is shown below.
After the second release of POR: 0.531 ms (typ.), 0.675 ms (max.) (when the LVD is in use)
5.
After power is supplied, the reset state must be retained until the operating voltage becomes in the range
defined in 30.6 AC Characteristics. This is done by controlling the externally input reset signal. After
power supply is turned off, this LSI should be placed in the STOP mode, or in the reset state by utilizing the
voltage detection circuit or externally input reset signal, before the voltage falls below the operating range.
When restarting the operation, make sure that the operation voltage has returned within the range of
operation.
Remark V
: POR power supply rise detection voltage
POR
V
: POR power supply fall detection voltage
PDR
Caution For power-on reset, be sure to use the externally input reset signal on the RESET pin when the LVD is
off. For details, see CHAPTER 22 VOLTAGE DETECTOR.
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
and Voltage Detector (1/3)
Note 5
At least 10 μs
Wait for oscillation
Note 1
accuracy stabilization
)
Starting oscillation
is specified
by software
)
MX
Reset processing time
when external reset
is released.
Note 3
Voltage stabilization wait
0.99 ms (TYP.), 2.30 ms (MAX.)
0.399 ms (typ.), 0.519 ms (max.) (when the LVD is off)
0.259 ms (typ.), 0.362 ms (max.) (when the LVD is off)
CHAPTER 21 POWER-ON-RESET CIRCUIT
Normal operation (high-speed
on-chip oscillator clock)
Note 2
Wait for oscillation
Note 1
accuracy stabilization
Starting oscillation
is specified by software
Reset
Normal operation
period
(high-speed on-chip
(oscillation
oscillator clock)
stop)
Reset processing time when
Note 3
external reset is released.
Note 5
Note 2
Operation stops
713

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents