Renesas RL78 Series User Manual page 719

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
(b) Release by reset signal generation
When the reset signal is generated, STOP mode is released, and then, as in the case with a normal reset
operation, the program is executed after branching to the reset vector address.
(a) When high-speed on-chip oscillator clock is used as CPU clock
Reset signal
Status of CPU
High-speed
on-chip oscillator
clock
Reset signal
Status of CPU
High-speed
system clock
(X1 oscillation)
Note For the reset processing time, see CHAPTER 20 RESET FUNCTION.
For the reset processing time of the power-on-reset circuit (POR) and voltage detector (LVD), see
CHAPTER 21 POWER-ON-RESET CIRCUIT.
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
Figure 19-4. STOP Mode Release by Reset
STOP
instruction
Normal operation
(high-speed
on-chip
STOP mode
oscillator clock)
Oscillation
Oscillates
stopped
(b) When high-speed system clock is used as CPU clock
STOP
instruction
Normal operation
(high-speed
system clock)
STOP mode
Oscillation
Oscillates
stopped
CHAPTER 19 STANDBY FUNCTION
Normal operation
(high-speed
Reset
on-chip
period
Note
oscillator clock)
Oscillation
stopped
Oscillates
Wait for oscillation accuracy stabilization
Normal operation mode
Reset
(high-speed on-chip
period
Note
oscillator clock)
Oscillation
Oscillation
stopped
stopped
Oscillates
Oscillation stabilization time
(check by using OSTC register)
Starting X1 oscillation is
specified by software.
698

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents