Renesas RL78 Series User Manual page 264

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
Figure 7-66. Example of Set Contents of Registers When One-Shot Pulse Output Function Is Used (Master Channel)
(a) Timer mode register mn (TMRmn)
15
14
TMRmn
CKSmn1
CKSmn0
1/0
0
Operation clock (f
00B: Selects CKm0 as operation clock of channels n.
10B: Selects CKm1 as operation clock of channels n.
(b) Timer output register 0 (TO0)
Bit n
TO0
TO0n
0
(c) Timer output enable register 0 (TOE0)
Bit n
TOE0
TOE0n
0
(d) Timer output level register 0 (TOL0)
Bit n
TOL0
TOL0n
0
(e) Timer output mode register 0 (TOM0)
Bit n
TOM0
TOM0n
0
Note TMRm2, TMRm4, TMRm6: MASTERmn = 1
TMRm0: Fixed to 0
Remark m: Unit number (m = 0), n: Master channel number (n = 0, 2, 4, 6)
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
13
12
11
10
MAS
CCSmn
STSmn2
STSmn1
TERmn
Note
0
0
0
1
Setting of MASTERmn bit (channels 2, 4, 6)
1: Master channel.
Count clock selection
0: Selects operation clock (f
) selection
MCK
0: Outputs 0 from TO0n.
0: Stops the TO0n output operation by counting operation.
0: Cleared to 0 when TOM0n = 0 (master channel output mode).
0: Sets master channel output mode.
9
8
7
6
5
STSmn0
CISmn1
CISmn0
0
1
1/0
1/0
0
Operation mode of channel n
100B: One-count mode
Selection of TImn pin input edge
00B: Detects falling edge.
01B: Detects rising edge.
10B: Detects both edges.
11B: Setting prohibited
Start trigger selection
001B: Selects the TImn pin input valid edge.
).
MCK
CHAPTER 7 TIMER ARRAY UNIT
4
3
2
1
MDmn3
MDmn2
MDmn1
0
1
0
0
Start trigger during operation
0: Trigger input is invalid.
0
MDmn0
0
243

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents