Renesas RL78 Series User Manual page 371

16-bit single-chip microcontrollers
Hide thumbs Also See for RL78 Series:
Table of Contents

Advertisement

RL78/G1D
12.6.11 Hardware trigger wait mode (scan mode, sequential conversion mode)
<1> In the stop status, the ADCE bit of A/D converter mode register 0 (ADM0) is set to 1, and the system enters the
A/D conversion standby status.
<2> If a hardware trigger is input while in the hardware trigger standby status, A/D conversion is performed on the
four analog input channels specified by scan 0 to scan 3, which are specified by the analog input channel
specification register (ADS). The ADCS bit of the ADM0 register is automatically set to 1 according to the
hardware trigger input. A/D conversion is performed on the analog input channels in order, starting with that
specified by scan 0.
<3> A/D conversion is sequentially performed on the four analog input channels, the conversion results are stored in
the A/D conversion result register (ADCR, ADCRH) each time conversion ends, and the A/D conversion end
interrupt request signal (INTAD) is generated.
conversion of the channel following the specified channel automatically starts.
<4> If a hardware trigger is input during conversion operation, the current A/D conversion is interrupted, and
conversion restarts at the first channel. The partially converted data is discarded.
<5> When the value of the ADS register is rewritten or overwritten during conversion operation, the current A/D
conversion is interrupted, and A/D conversion is performed on the first channel respecified by the ADS register.
The partially converted data is discarded.
<6> When ADCS is overwritten with 1 during conversion operation, the current A/D conversion is interrupted, and
conversion restarts. The partially converted data is discarded.
<7> When ADCS is cleared to 0 during conversion operation, the current A/D conversion is interrupted, the system
enters the hardware trigger standby status, and the A/D converter enters the stop status. When ADCE = 0,
inputting a hardware trigger is ignored and A/D conversion does not start.
Figure 12-27. Example of Hardware Trigger Wait Mode (Scan Mode, Sequential Conversion Mode) Operation
<1>
ADCE is set to 1.
ADCE
A hardware trigger
<2>
is generated.
Hardware
trigger
Trigger
The trigger
is not
standby
acknowledged.
status
ADCS
ANI0 to ANI3
ADS
A/D
Data 0
Data 1
Stop status
conversion
(ANI0)
(ANI1)
status
ADCR,
Data 0
(ANI0)
ADCRH
INTAD
The interrupt is generated four times.
R01UH0515EJ0120 Rev.1.20
Dec 16, 2016
<4>
A hardware trigger is
generated during A/D
conversion operation.
A/D conversion
<3>
Conversion is
ends and the next
interrupted and restarts.
conversion starts.
Data 2
Data 3
Data 0
Data 0
Data 1
Data 2
Data 1
(ANI2)
(ANI3)
(ANI0)
(ANI0)
(ANI1)
(ANI2)
(ANI1)
Data 1
Data 2
Data 1
Data 3
Data 0 (ANI0)
(ANI1)
(ANI2)
(ANI3)
(ANI1)
The interrupt is generated four times.
After A/D conversion of the four channels ends, the A/D
Timing
<5>
ADS is rewritten during
A/D conversion operation.
ANI4 to ANI7
<3>
Conversion is
interrupted and restarts.
Data 3
Data 0
Data 4
Data 5
Data 6
Data 7
Data 1
(ANI3)
(ANI0)
(ANI4)
(ANI5)
(ANI6)
(ANI7)
(ANI1)
Data 2
Data 3
Data 4
Data 5
Data 0
Data 6
(ANI2)
(ANI3)
(ANI0)
(ANI4)
(ANI5)
(ANI6)
The interrupt is generated four times.
CHAPTER 12 A/D CONVERTER
ADCS is overwritten
ADCS is cleared
<6>
with 1 during A/D
to 0 during A/D
conversion operation.
conversion operation.
<3>
Conversion is
interrupted and restarts.
Data 4
Data 5
Data 4
Data 5
Data 6
Data 7
Data 6
(ANI4)
(ANI5)
(ANI4)
(ANI5)
(ANI6)
(ANI7)
(ANI6)
Data 4
Data 5
Data 4
Data 5
Data 7
Data 6
(ANI7)
(ANI4)
(ANI5)
(ANI4)
(ANI5)
(ANI6)
The interrupt is generated four times.
Trigger
The trigger
standby
is not
status
acknowledged.
<7>
Conversion is
<3>
interrupted.
Data 4
Stop status
(ANI4)
Data 7
(ANI7)
350

Advertisement

Table of Contents
loading

This manual is also suitable for:

Rl78/g1dR5f11aggR5f11aghR5f11agj

Table of Contents