Samsung S3C6400X User Manual page 467

Table of Contents

Advertisement

POST PROCESSOR
MODE Control Register 2
Register
MODE_2
MODE_2
ADDR_CH_DIS
BC_SEL
reserved
TRG_MODE
Preliminary product information describe products that are in development,
15-32
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
Address
R/W
0x770000A0
R/W
Bit
[4]
Next Address Change Disable in Free Run Mode (Software Trigger
Mode)
When the current frame is completely finished and ADDR_CH_DIS is 0,
Next frame address set of NxtADDRXXX is copied into the current frame
address set of ADDRXXX. But if ADDR_CH_DIS is 1, ADDRXXX is not
changed. (For more information refer to chapter 15-5.2)
0 = Address Change Enable
1 = Address Change Disable
[3]
DMA address Change Selection ( Software Trigger Mode )
0 = Address change at EVEN/ODD FIELD end
1 = Address change at FRAME end
[2:1]
Must be set to '0'.
[0]
Select Enable DMA Processing Mode
0 : Software Trigger Mode
1 : reserved
S3C6400X RISC MICROPROCESSOR
Description
Mode Register 2
Description
Reset Value
0x0
Initial
State
0
0
0
0

Advertisement

Table of Contents
loading

Table of Contents