Samsung S3C6400X User Manual page 896

Table of Contents

Advertisement

HSMMC CONTROLLER
SYSTEM ADDRESS REGISTER
Register
SYSAD0
0x7C200000
SYSAD1
0x7C300000
SYSAD2
0x7C400000
This register contains the physical system memory address used for DMA transfers.
Name
Bit
DMA System Address
SYSAD
[30:0]
This register contains the system memory address for a DMA transfer.
When the Host Controller stops a DMA transfer, this register shall point to
the system address of the next contiguous data position. It can be accessed
only if no transaction is executing (i.e., after a transaction has stopped).
Read operations during transfers may return an invalid value.
The Host Driver shall initialize this register before starting a DMA
transaction. After DMA has stopped, the next system address of the next
contiguous data position can be read from this register.
The DMA transfer waits at the every boundary specified by the Host DMA
Buffer Boundary in the Block Size register. The Host Controller generates
DMA Interrupt to request the Host Driver to update this register. The Host
Driver set the next system address of the next data position to this register.
When the most upper byte of this register (003h) is written, the Host
Controller restarts the DMA transfer. When restarting DMA by the Resume
command or by setting Continue Request in the
Block Gap Control register, the Host Controller shall start at the next
contiguous address stored here in the System Address register.
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
27-20
Specifications and information herein are subject to change without notice.
Address
R/W
R/W
R/W
R/W
Description
System Address register (Channel 0)
System Address register (Channel 1)
System Address register (Channel 2)
Description
S3C6400X RISC MICROPROCESSOR
Reset Value
Initial Value
0x0
0x0
0x0
0x00

Advertisement

Table of Contents
loading

Table of Contents