Operation; Overview - Renesas H8S Series Hardware Manual

16-bit single-chip microcomputer
Hide thumbs Also See for H8S Series:
Table of Contents

Advertisement

11.3

Operation

11.3.1

Overview

PPG pulse output is enabled when the corresponding bits in P1DDR, P2DDR, and NDER are set to 1. In this state the
corresponding PODR contents are output.
When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to
update the output values.
Figure 11-2 illustrates the PPG output operation and table 11-3 summarizes the PPG operating conditions.
Pulse output pin
Table 11-3 PPG Operating Conditions
NDER
0
1
Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match.
For details of non-overlapping operation, see section 11.3.4, Non-Overlapping Pulse Output.
DDR
Normal output/inverted output
Figure 11-2 PPG Output Operation
DDR
Pin Function
0
Generic input port
1
Generic output port
0
Generic input port (but the PODR bit is a read-only bit, and when
compare match occurs, the NDR bit value is transferred to the PODR bit)
1
PPG pulse output
NDER
Q
Output trigger signal
C
Q
PODR
D
Q
NDR
Rev.6.00 Oct.28.2004 page 423 of 1016
D
Internal data bus
REJ09B0138-0600H

Advertisement

Table of Contents
loading

Table of Contents