Renesas H8SX/1650 Hardware Manual page 527

Renesas 32-bit cisc microcomputer h8sx family / h8sx/1600 series
Table of Contents

Advertisement

Start transmission/reception
Read TDRE flag in SSR
No
Write transmit data to TDR and
clear TDRE flag in SSR to 0
Read ORER flag in SSR
Read RDRF flag in SSR
No
Read receive data in RDR, and
clear RDRF flag in SSR to 0
No
All data received?
Clear TE and RE bits in SCR to 0
Note: When switching from transmit or receive operation to
simultaneous transmit and receive operations, first clear the
TE bit and RE bit to 0, then set both these bits to 1
simultaneously.
Figure 13.20 Sample Flowchart of Simultaneous Serial Transmission and Reception
Initialization
[1]
[2]
TDRE = 1
Yes
Yes
ORER = 1
Error processing
No
[4]
RDRF = 1
Yes
[5]
Yes
<End>
Section 13 Serial Communication Interface (SCI)
[1] SCI initialization:
The TxD pin is designated as the
transmit data output pin, and the
RxD pin is designated as the
receive data input pin, enabling
simultaneous transmit and receive
operations.
[2] SCI state check and transmit data
write:
Read SSR and check that the
TDRE flag is set to 1, then write
transmit data to TDR and clear the
TDRE flag to 0. Transition of the
TDRE flag from 0 to 1 can also be
identified by a TXI interrupt.
[3] Receive error processing:
If a receive error occurs, read the
ORER flag in SSR, and after
performing the appropriate error
processing, clear the ORER flag to
0. Reception cannot be resumed if
the ORER flag is set to 1.
[3]
[4] SCI state check and receive data
read:
Read SSR and check that the
RDRF flag is set to 1, then read the
receive data in RDR and clear the
RDRF flag to 0. Transition of the
RDRF flag from 0 to 1 can also be
identified by an RXI interrupt.
[5] Serial transmission/reception
continuation procedure:
To continue serial transmission/
reception, before the MSB (bit 7) of
the current frame is received, finish
reading the RDRF flag, reading
RDR, and clearing the RDRF flag to
0. Also, before the MSB (bit 7) of
the current frame is transmitted,
read 1 from the TDRE flag to
confirm that writing is possible.
Then write data to TDR and clear
the TDRE flag to 0.
However, the TDRE flag is checked
and cleared automatically when the
DTC is initiated by a transmit data
empty interrupt (TXI) request and
writes data to TDR. Similarly, the
RDRF flag is cleared automatically
when the DTC is initiated by a
receive data full interrupt (RXI) and
reads data from RDR.
Rev.2.00 Jun. 28, 2007 Page 505 of 666
REJ09B0311-0200

Advertisement

Table of Contents
loading

This manual is also suitable for:

R5s61650cH8sx/1650c

Table of Contents