Dtc Control Register (Dtccr) - Renesas H8SX/1650 Hardware Manual

Renesas 32-bit cisc microcomputer h8sx family / h8sx/1600 series
Table of Contents

Advertisement

Section 7 Data Transfer Controller (DTC)
7.2.8

DTC Control Register (DTCCR)

DTCCR specifies transfer information read skip.
Bit
7
Bit Name
Initial Value
0
R/W
R/W
Note: * Only 0 can be written to clear the flag.
Bit
Bit Name
7 to 5
4
RRS
3
RCHNE
2, 1
Rev.2.00 Jun. 28, 2007 Page 226 of 666
REJ09B0311-0200
6
5
0
0
R/W
R/W
Initial
Value
R/W
Description
All 0
R/W
Reserved
These bits are always read as 0. The write value should
always be 0.
0
R/W
DTC Transfer Information Read Skip Enable
Controls the vector address read and transfer information
read. A DTC vector number is always compared with the
vector number for the previous activation. If the vector
numbers match and this bit is set to 1, the DTC data
transfer is started without reading a vector address and
transfer information. If the previous DTC activation is a
chain transfer, the vector address read and transfer
information read are always performed.
0: Transfer read skip is not performed.
1: Transfer read skip is performed when the vector
0
R/W
Chain Transfer Enable After DTC Repeat Transfer
Enables/disables the chain transfer while transfer counter
(CRAL) is 0 in repeat transfer mode.
In repeat transfer mode, the CRAH value is written to
CRAL when CRAL is 0. Accordingly, chain transfer may
not occur when CRAL is 0. If this bit is set to 1, the chain
transfer is enabled when CRAH is written to CRAL.
0: Disables the chain transfer after repeat transfer
1: Enables the chain transfer after repeat transfer
All 0
R
Reserved
These are read-only bits and cannot be modified.
4
3
RRS
RCHNE
0
0
R/W
R/W
numbers match.
2
1
ERR
0
0
R
R
R/(W)*
0
0

Advertisement

Table of Contents
loading

This manual is also suitable for:

R5s61650cH8sx/1650c

Table of Contents