Renesas H8SX/1650 Hardware Manual page 396

Renesas 32-bit cisc microcomputer h8sx family / h8sx/1600 series
Table of Contents

Advertisement

Section 9 16-Bit Timer Pulse Unit (TPU)
(2)
Output Compare Output Timing
A compare match signal is generated in the final state in which TCNT and TGR match (the point
at which the count value matched by TCNT is updated). When a compare match signal is
generated, the output value set in TIOR is output at the output compare output pin (TIOC pin).
After a match between TCNT and TGR, the compare match signal is not generated until the
TCNT input clock is generated.
Figure 9.32 shows output compare output timing.
P
TCNT input clock
TCNT
TGR
Compare match
signal
TIOC pin
(3)
Input Capture Signal Timing
Figure 9.33 shows input capture signal timing.
P
Input capture
input
Input capture
signal
TCNT
TGR
Rev.2.00 Jun. 28, 2007 Page 374 of 666
REJ09B0311-0200
N
N
Figure 9.32 Output Compare Output Timing
N
Figure 9.33 Input Capture Input Signal Timing
N
1
N
1
N
2
N
N
2

Advertisement

Table of Contents
loading

This manual is also suitable for:

R5s61650cH8sx/1650c

Table of Contents