Samsung S5PC110 Manual page 488

Risc microprocessor
Table of Contents

Advertisement

S5PC110_UM
Although Coresight's registers can be accessed through system APB bus as well as JTAG port, the
address map of those registers are observed differently. While the memory map for JTAG port is same as shows
in
2-2, the memory map for system view is same as the memory map for JTAG port + system register
Figure
offset. The debugger register map of S5PC110 is summarized in
2.1.2.4 Authentication for Secure JTAG Operation
S5PC110 supports Secure JTAG by using authentication signal of cortexA8 and coresight system.
To set the secure JTAG mode can program Secure JTAG key e-fuse bit.
[79:0]: Secure JTAG hash key
[80]: Secure JTAG lock on - 0: non-protection, 1: protected by Secure JTAG
Before authentication, the debugger should access Secure JTAG module mapped in debugger register map.
If Secure JTAG lock on bit is programmed as "1", the authentication signals such as DBGEN, NIDEN, SPIDEN,
and SPNIDEN are all "0" before passing authentication.
System view
0xE0D0_8000
SecureJTAG
0xE0D0_7000
CortexA8 CTI
CortexA8 embedded trace
0xE0D0_6000
0xE0D0_5000
CortexA8 Debug
0xE0D0_4000
Coresight FUNNEL
0xE0D0_3000
0xE0D0_2000
Coresight CTI
0xE0D0_1000
Coresight ETB
0xE0D0_0000
ROM table
Figure 2-3
Debugger Register Map of S5PC110
Figure
Debugger view
0x0000_8000 or 0x8000_8000
0x0000_7000 or 0x8000_7000
0x0000_6000 or 0x8000_6000
mactocell
0x0000_5000 or 0x8000_5000
0x0000_4000 or 0x8000_4000
0x0000_3000 or 0x8000_3000
Reserved
0x0000_2000 or 0x8000_2000
0x0000_1000 or 0x8000_1000
0x0000_0000 or 0x8000_0000
2-3.
2 CORESIGHT
2-5

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents