Lcd Bottom Address For Frame Buffer 2-Lower Bits Register; Lcd Bottom Address For Frame Buffer 2-Upper Bits Register - Texas Instruments OMAP5910 Technical Reference Manual

Dual-core
Hide thumbs Also See for OMAP5910:
Table of Contents

Advertisement

Registers
5.6.1.4
LCD Bottom Address for Frame Buffer 2 Registers (DMA_LCD_BOT_F2_L and
DMA_LCD_BOT_F2_U)
Table 5–32. LCD Bottom Address for Frame Buffer 2—Lower Bits Register
(DMA_LCD_BOT_F2_L)
Bit
Name
15–1
LCD_BOT_F2_
L[15–1]
0
LCD_BOT_F2_
L[0]
Table 5–33. LCD Bottom Address for Frame Buffer 2—Upper Bits Register
(DMA_LCD_BOT_F2_U)
Bit
Name
15–0
LCD_BOT_F2_
L[31–16]
5-58
The LCD bottom address registers are two 16-bit registers that contain the
bottom address for the video RAM buffer 2. The 32-bit address is obtained by
the concatenation of the two 16-bit words as described here:
LCD_BOTTOM_F2 = DMA_LCD_BOT_F2_U and DMA_LCD_BOT_F2_L
Note:
LSB of the 32-bit word is equal to zero. Address of video buffer must always
be even.
Description
LCD bottom address for frame buffer 2 lower bits [15–1]
Address bit 0. Fixed at 0 since address must be even.
Description
LCD bottom address for frame buffer 2 upper bits
[31–16]
Reset
Type
Value
RW
Undefined
R
0
Reset
Type
Value
RW
Undefined

Advertisement

Table of Contents
loading

Table of Contents