Dmac Single Address Transfer Mode And Dram Interface; Figure 6.39 Example Of Timing When Precharge Time After Self-Refreshing Is Extended By 2 States - Renesas H8S/2368 Series Hardware Manual

16-bit single-chip microcomputer
Table of Contents

Advertisement

Software
standby
Address bus
(
)
,
(
)
(
)
Data bus
Note: n = 2, 3
Figure 6.39 Example of Timing when Precharge Time after Self-Refreshing is Extended
Refreshing and All-Module-Clocks-Stopped Mode: In this LSI, if the ACSE bit is set to 1 in
MSTPCRH, and then a SLEEP instruction is executed with the setting for all peripheral module
clocks to be stopped (MSTPCR = H'FFFF, EXMSTPCR = H'FFFF) or for operation of the 8-bit
timer module alone (MSTPCR = H'FFFE, EXMSTPCR = H'FFFF), and a transition is made to the
sleep state, the all-module-clocks-stopped mode is entered, in which the bus controller and I/O
port clocks are also stopped. As the bus controller clock is also stopped in this mode, CBR
refreshing is not executed. If DRAM is connected externally and DRAM data is to be retained in
sleep mode, the ACSE bit must be cleared to 0 in MSTPCRH.
6.6.13

DMAC Single Address Transfer Mode and DRAM Interface

When burst mode is selected on the DRAM interface, the DACK output timing can be selected
with the DDS bit in DRAMCR. When DRAM space is accessed in DMAC single address mode at
the same time, these bits select whether or not burst access is to be performed.
When DDS = 1 : Burst access is performed by determining the address only, irrespective of the
bus master. With the DRAM interface, the DACK output goes low from the T
T
T
T
rc3
rp1
rp2
by 2 States
DRAM space write
T
T
T
p
r
c1
state.
c1
Rev. 2.00, 05/03, page 173 of 820
T
c2

Advertisement

Table of Contents
loading

This manual is also suitable for:

H8s seriesH8s/2300 series

Table of Contents