Operation Of Dmac (One-Shot Transfer Mode) - Renesas M16C Series User Manual

16-bit single-chip microcomputer
Hide thumbs Also See for M16C Series:
Table of Contents

Advertisement

M30245 Group

2.10.2 Operation of DMAC (one-shot transfer mode)

In one-shot transfer mode, choose functions from the items shown in Table 2.10.1. Operations of the
circled items are described below. Figure 2.10.5 shows an example of operation and Figure 2.10.6
shows the set-up procedure.
www.DataSheet4U.com
Operation (1) When software trigger is selected, setting software DMA request bit to "1" generates a DMA
BCLK
Address bus
RD signal
WR signal
Data bus
Write signal to
software DMAi
request bit
DMAi
request bit
DMA transfer
counter
DMAi
interrupt
request bit
DMAi
enable bit
• In the case in which the number of transfer times is set to 2.
Figure 2.10.5. Example of operation of one-shot transfer mode
Rev.2.00 Oct 16, 2006
REJ09B0340-0200
Table 2.10.1. Choosed functions
Item
Transfer space
O
Fixed address from an arbitrary 1 M bytes space
Arbitrary 1 M bytes space from a fixed address
Fixed address from fixed address
Unit of transfer
O
8 bits
16 bits
transfer request signal.
(2) If DMAC is active, data transfer starts, and the contents of the address indicated by the DMAi
forward-direction address pointer are transferred to the address indicated by the DMAi desti-
nation pointer. When data transfer starts directly after DMAC becomes active, the value of
the DMAi transfer counter reload register is reloaded to the DMAi transfer counter, and the
value of the DMAi source pointer is reloaded by the DMAi forward-direction address pointer.
Each time a DMA transfer request signal is generated, 1 byte of data is transferred. The
DMAi transfer counter is down counted, and the DMAi forward-direction address pointer is up
counted.
(3) If the DMA transfer counter underflows, the DMA enable bit changes to "0" and DMA transfer
is completed. The DMA interrupt request bit changes to "1" simultaneously.
(1) Request signal for a DMA transfer occurs
(2) Data transfer begins
Destination
CPU use
Source
CPU use
Source
Indeterminate
01
page 245 of 354
Dummy
CPU use
cycle
Destination
Dummy
CPU use
cycle
00
16
16
Set-up
(3) Underflow
Destination
Dummy
Source
cycle
Destination
Dummy
Source
cycle
Cleared to "0" when interrupt request is
accepted, or cleared by software
2. DMAC
CPU use
CPU use
FF
16

Advertisement

Table of Contents
loading

Table of Contents