Figure 6.16 Bus Timing For 16-Bit, 2-State Data Access Space (1) (Even Byte Access, With Address Wait) - Renesas H8S/2437 Hardware Manual

Renesas 16-bit single-chip microcomputer h8s family / h8s / 2600 series
Table of Contents

Advertisement

16-Bit, 2-State Data Access Space:
Figures 6.16 to 6.21 show bus timings for a 16-bit, 2-state access space. When a 16-bit access
space is accessed, the address bus uses all buses (AD15 to AD0), the upper half (AD15 to AD8) of
the data bus is used for even addresses, and the lower half (AD7 to AD0) for odd addresses. Data
cycle wait states cannot be inserted.
AD15 to AD8
AD7 to AD0
Note:
n = 1 to 3
Figure 6.16 Bus Timing for 16-Bit, 2-State Data Access Space (1)
Rev. 1.00, 09/03, page 116 of 704
Read Cycle
Address
Data
T
T
T
T
1
AW
2
3
Address
Address
(Even Byte Access, with Address Wait)
Write Cycle
Address
T
T
T
T
4
1
AW
2
Address
Data
Address
Data
T
T
3
4
Data

Advertisement

Table of Contents
loading

Table of Contents