Section 9 14-Bit Pwm Timer (Pwmx); Features; Figure 9.1 Block Diagram Of Pwmx (D/A) - Renesas H8S/2437 Hardware Manual

Renesas 16-bit single-chip microcomputer h8s family / h8s / 2600 series
Table of Contents

Advertisement

Section 9 14-Bit PWM Timer (PWMX)

This LSI has an on-chip 14-bit pulse-width modulator (PWM) timer with two output channels. It
can be connected to an external low-pass filter to operate as a 14-bit D/A converter.
9.1

Features

• Division of pulse into multiple base cycles to reduce ripple
• Eight resolution settings
The resolution can be set to 2, 64, 128, 256, 1024, 4096, or 16384 system clock cycles.
• Two base cycle settings
The base cycle can be set equal to T × 64 or T × 256, where T is the resolution.
• Sixteen operating clocks (by combination of eight resolution settings and two base cycle
settings)
Figure 9.1 shows a block diagram of the PWMX (D/A) module.
Select clock
PWX0
PWX1
[Legend]
DACR:
DADRA:
DADRB:
DACNT:
PWM1420A_000020020300
Internal clock
φ
φ/2, φ/64, φ/128, φ/256,
φ/1024, φ/4096, φ/16384
Clock
Base cycle compare match A
Fine–adjustment pulse addition
Base cycle compare match B
Fine–adjustment pulse addition
Control
logic
Base cycle overflow
PWMX D/A control register (6 bits)
PWMX D/A data register A (15 bits)
PWMX D/A data register B (15 bits)
PWMX D/A counter (14 bits)

Figure 9.1 Block Diagram of PWMX (D/A)

Comparator A
DADRA
A
Comparator B
DADRB
B
DACNT
DACR
Rev. 1.00, 09/03, page 225 of 704
Internal data bus
Bus interface
Module data bus

Advertisement

Table of Contents
loading

Table of Contents