Renesas RL78/G1P Hardware User Manual page 647

16-bit single-chip microcontroller
Hide thumbs Also See for RL78/G1P:
Table of Contents

Advertisement

RL78/G1P
19.3.1 Voltage detection register (LVIM)
This register is used to specify whether to enable or disable rewriting the voltage detection level register (LVIS), as well
as to check the LVD output mask status.
This register can be set by a 1-bit or 8-bit memory manipulation instruction.
Reset signal generation clears this register to 00H.
Address: FFFA9H
Symbol
<7>
LVIM
LVISEN
LVISEN
0
1
LVIOMSK
0
1
LVIF
0
1
Notes 1.
The reset value changes depending on the reset source.
If the LVIS register is reset by LVD, it is not reset but holds the current value. In other reset, LVISEN is
cleared to 0.
2.
Bits 0 and 1 are read-only.
3. LVISEN and LVIOMSK can only be set in the interrupt & reset mode (option byte LVIMDS1, LVIMDS0 = 1,
0).
Do not change the initial value in other modes.
4. LVIOMSK bit is automatically set to "1" when the interrupt & reset mode is selected (option byte LVIMDS1,
LVIMDS0 = 1, 0) and reset or interrupt by LVD is masked.
 Period during LVISEN = 1
 Waiting period from the time when LVD interrupt is generated until LVD detection voltage becomes
stable
 Waiting period from the time when the value of LVILV bit changes until LVD detection voltage becomes
stable
R01UH0895EJ0100 Rev.1.00
Nov 29, 2019
Figure 19-2. Format of Voltage Detection Register (LVIM)
Note 1
After reset: 00H
R/W
6
5
0
0
Specification of whether to enable or disable rewriting the voltage detection level register
Disabling of rewriting the LVIS register (LVIOMSK = 0 (Mask of LVD output is invalid)
Enabling of rewriting the LVIS register
Mask of LVD output is invalid
Mask of LVD output is valid
)  detection voltage (V
Supply voltage (V
DD
Supply voltage (V
) < detection voltage (V
DD
CHAPTER 19 VOLTAGE DETECTOR
Note 2
4
3
0
0
(LVIS)
Note 3
(LVIOMSK = 1 (Mask of LVD output is valid)
Mask status flag of LVD output
Notes 3, 4
Voltage detection flag
), or when LVD operation is disabled
LVD
)
LVD
2
<1>
<0>
0
LVIOMSK
LVIF
628

Advertisement

Table of Contents
loading

Table of Contents