Renesas RL78/G1P Hardware User Manual page 409

16-bit single-chip microcontroller
Hide thumbs Also See for RL78/G1P:
Table of Contents

Advertisement

RL78/G1P
(4) Processing flow (in continuous transmission/reception mode)
Figure 11-68. Timing Chart of Slave Transmission/Reception (in Continuous Transmission/Reception Mode)
<1>
SSmn
STmn
SEmn
SDRmn
Transmit data 1
Write
SCKp pin
SIp pin
Shift register mn
SOp pin
INTCSIp
MDmn0
TSFmn
BFFmn
<3>
<2>
Note 1
Notes 1. If transmit data is written to the SDRmn register while the BFFmn bit of serial status register mn
(SSRmn) is 1 (valid data is stored in serial data register mn (SDRmn)), the transmit data is overwritten.
2. The transmit data can be read by reading the SDRmn register during this period. At this time, the
transfer operation is not affected.
Caution The MDmn0 bit of serial mode register mn (SMRmn) can be rewritten even during operation.
However, rewrite it before transfer of the last bit is started, so that it has been rewritten before
the transfer end interrupt of the last transmit data.
Remarks 1. <1> to <8> in the figure correspond to <1> to <8> in Figure 11-69
Transmission/Reception (in Continuous Transmission/Reception Mode).
2. m: Unit number (m = 0), n: Channel number (n = 0), p: CSI number (p = 00), mn = 00
R01UH0895EJ0100 Rev.1.00
Nov 29, 2019
(Type 1: DAPmn = 0, CKPmn = 0)
Transmit data 2
Write
Receive data 1
Reception & shift operation
Transmit data 1
Data transmission/reception
<2>
Note 2
CHAPTER 11 SERIAL ARRAY UNIT
Receive data 1
Transmit data 3
Write
Read
Receive data 2
Reception & shift operation
Transmit data 2
Data transmission/reception
<3>
<4> <2>
Note 2
Receive data 3
Receive data 2
Read
Receive data 3
Reception & shift operation
Transmit data 3
Data transmission/reception
<5>
<3>
<4>
Flowchart of Slave
<8>
Read
<6>
<7>
390

Advertisement

Table of Contents
loading

Table of Contents