Figure 13.19 Example Of Dreq Input Detection In Cycle Steal Mode Edge Detection When Dack Is Divided To 4 By Idle Cycles; Figure 13.20 Example Of Dreq Input Detection In Cycle Steal Mode Edge Detection When Dack Is Divided To 2 By Idle Cycles - Renesas HD6417641 Hardware Manual

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

• Idle cycles between read-read cycles in the same spaces (IWRRS = 01 or more)
• External wait mask specification (WM = 0).
In addition to the above conditions, the following conditions are included depending on the
detection method of DREQ.
• For DREQ level detection: only write access
• For DREQ edge detection: both write access and read access
Phenomenon: The detection timings of the DREQ pin in the above access are shown in figures
13.19 to 13.22.
CKIO
Bus cycle
1st acceptance
DREQ
(Rising edge)
Non-sensitive period
DACK
(High-active)
Figure 13.19 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection
CKIO
Bus cycle
DREQ
(Rising edge)
DACK
(High-active)
Figure 13.20 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection
CPU
2nd acceptance
Non-sensitive period
When DACK is Divided to 4 by Idle Cycles
CPU
1st acceptance
Non-sensitive period
When DACK is Divided to 2 by Idle Cycles
Section 13 Direct Memory Access Controller (DMAC)
DMAC write or read
DMAC write or read
2nd acceptance
Non-sensitive period
Rev. 4.00 Sep. 14, 2005 Page 447 of 982
3rd acceptance possible
3rd acceptance is after the
next DACK assertion
REJ09B0023-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents