Renesas HD6417641 Hardware Manual page 527

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

Bit
Bit Name
5
MST
4
TRS
3
CKS3
2
CKS2
1
CKS1
0
CKS0
Initial
Value
R/W
Description
0
R/W
Master/Slave Select
0
R/W
Transmit/Receive Select
In master mode with the I
arbitration is lost, MST and TRS are both reset by
hardware, causing a transition to slave receive mode.
Modification of the TRS bit should be made between
transfer frames.
When seven bits after the start condition is issued in
slave receive mode match the slave address set to
SAR and the eighth bit is set to 1, TRS is automatically
set to 1. If an overrun error occurs in master receive
mode with the clocked synchronous serial format, MST
is cleared and the mode changes to slave receive
mode.
Operating modes are described below according to
MST and TRS combination. When clocked
synchronous serial format is selected and MST 1,
clock is output.
00: Slave receive mode
01: Slave transmit mode
10: Master receive mode
11: Master transmit mode
0
R/W
Transfer Clock Select 3 to 0
0
R/W
These bits are valid only in master mode. These bits
should be set according to the necessary transfer rate.
0
R/W
For details of transfer rate, see table 16.2.
0
R/W
2
Section 16 I
C Bus Interface 2 (IIC2)
2
C bus format, when
Rev. 4.00 Sep. 14, 2005 Page 477 of 982
REJ09B0023-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents