Interrupt Request; Table 16.3 Interrupt Requests - Renesas HD6417641 Hardware Manual

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

2
Section 16 I
C Bus Interface 2 (IIC2)
16.5

Interrupt Request

There are six interrupt requests in this module; transmit data empty, transmit end, receive data full,
NACK receive, STOP recognition, and arbitration lost/overrun error. Table 16.3 shows the
contents of each interrupt request.

Table 16.3 Interrupt Requests

Interrupt Request
Transmit data Empty
Transmit end
Receive data full
STOP recognition
NACK receive
Arbitration lost/
overrun error
When the interrupt condition described in table 16.3 is 1, the CPU executes an interrupt exception
handling. Interrupt sources should be cleared in the exception handling. The TDRE and TEND
bits are automatically cleared to 0 by writing the transmit data to ICDRT. The RDRF bit is
automatically cleared to 0 by reading ICDRR. The TDRE bit is set to 1 again at the same time
when the transmit data is written to ICDRT. When the TDRE bit is cleared to 0, then an excessive
data of one byte may be transmitted.
Rev. 4.00 Sep. 14, 2005 Page 506 of 982
REJ09B0023-0400
Abbreviation Interrupt Condition
TXI
(TDRE=1)
TEI
(TEND=1)
RXI
(RDRF=1)
STPI
(STOP=1)
NAKI
{(NACKF=1)+(AL=1)}
(NAKIE=1)
2
I
C Mode
(TIE=1)
(TEIE=1)
(RIE=1)
(STIE=1)
Clocked
Synchronous
Mode
×
×

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents