Figure 13.6 Example Of Dma Transfer Timing In Dual Mode (Source: Ordinary Memory, Destination: Ordinary Memory) - Renesas HD6417641 Hardware Manual

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

Section 13 Direct Memory Access Controller (DMAC)
Figure 13.6 shows an example of DMA transfer timing in dual address mode.
CKIO
A25 to A0
CSn
D31 to D0
WEn
DACKn
(Active-Low)
Note: In transfer between external memories, with DACK output in the read cycle,
Figure 13.6 Example of DMA Transfer Timing in Dual Mode
(Source: Ordinary Memory, Destination: Ordinary Memory)
2. Single Address Mode
In single address mode, either the transfer source or transfer destination peripheral device is
accessed (selected) by means of the DACK signal, and the other device is accessed by address.
In this mode, the DMAC performs one DMA transfer in one bus cycle, accessing one of the
external devices by outputting the DACK transfer request acknowledge signal to it, and at the
same time outputting an address to the other device involved in the transfer. For example, in
the case of transfer between external memory and an external device with DACK shown in
figure 13.7, when the external device outputs data to the data bus, that data is written to the
external memory in the same bus cycle.
Rev. 4.00 Sep. 14, 2005 Page 434 of 982
REJ09B0023-0400
Transfer source
address
RD
Data read cycle
(1st cycle)
DACK output timing is the same as that of CSn.
Transfer destination
address
Data write cycle
(2nd cycle)

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents