Renesas HD6417641 Hardware Manual page 351

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

Bit
Bit Name
1
HW1
0
HW0
Burst ROM (Clock Asynchronous):
• CS0WCR
Bit
Bit Name
31 to 21
20
BEN
19, 18
Initial
Value
R/W
Description
Number of Delay Cycles from RD, WEn Negation to
0
R/W
Address, CSn Negation
0
R/W
Specify the number of delay cycles from RD, WEn
negation to address, and CSn negation.
00: 0.5 cycles
01: 1.5 cycles
10: 2.5 cycles
11: 3.5 cycles
Initial
Value
R/W
Description
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
0
R/W
Burst Enable Specification
Enables or disables 8-burst access for a 16-bit bus
width or 16-burst access for an 8-bit bus width during
16-byte access. If this bit is set to 0, 2-burst access is
performed four times when the bus width is 16 bits and
4-burst access is performed four times when the bus
width is 8 bits. To use a device that does not support
8-burst access or 16-burst access, set this bit to 1.
0: Enables 8-burst access for a 16-bit bus width and
1: Disables 8-burst access for a 16-bit bus width and
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
Section 12 Bus State Controller (BSC)
16-burst access for an 8-bit bus width.
16-burst access for an 8-bit bus width.
Rev. 4.00 Sep. 14, 2005 Page 301 of 982
REJ09B0023-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents