Renesas HD6417641 Hardware Manual page 303

32-bit risc microcomputer superh risc engine family / sh7641 series
Table of Contents

Advertisement

Bit
Bit Name
6
PCBB
5, 4
3
SEQ
2, 1
0
ETBE
Initial
Value
R/W
Description
0
R/W
PC Break Select B
Selects the break timing of the instruction fetch cycle
for channel B as before or after instruction execution.
0: PC break of channel B is set before instruction
1: PC break of channel B is set after instruction
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
0
R/W
Sequence Condition Select
Selects two conditions of channels A and B as
independent or sequential conditions.
0: Channels A and B are compared under independent
1: Channels A and B are compared under sequential
All 0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
0
R/W
Number of Execution Times Break Enable
Enables the execution-times break condition only on
channel B. If this bit is 1 (break enable), a user break is
issued when the number of break conditions matches
with the number of execution times that is specified by
BETR.
0: The execution-times break condition is disabled on
1: The execution-times break condition is enabled on
Section 11 User Break Controller (UBC)
execution
execution
conditions
conditions (channel A, then channel B)
channel B
channel B
Rev. 4.00 Sep. 14, 2005 Page 253 of 982
REJ09B0023-0400

Advertisement

Table of Contents
loading

This manual is also suitable for:

Sh7641

Table of Contents