Motorola MPC860 PowerQUICC User Manual page 408

Table of Contents

Advertisement

Part IV. Hardware Interface
15.3.1.3 CLKOUT Special Considerations: 1:2:1 Mode
To enable synchronization of a system to the EXTCLK signal while still allowing the
internal circuits of the MPC860 to operate at an increased frequency, it is necessary to
maintain synchronization of the EXTCLK and CLKOUT signal. SpeciÞcally, this operation
entails:
¥ input clock source EXTCLK
¥ internal clock of 2xEXTCLK, provided by multiplying EXTCLK by 2 in the SPLL
(by programming PLPRCR[MF]=1)
¥ external bus clock CLKOUT with frequency equivalent to EXTCLK, provided by
dividing GCLK2 by 2 (by programming SCCR[EBDF]=01)
This is also known as 1:2:1 mode. In this mode, in order to allow multiple devices clocked
by the same EXTCLK source to maintain synchronization on the external bus, EXTCLK
and CLKOUT must be in phase. This operation cannot be guaranteed on MPC860s prior to
revision C. On MPC860s of revision C or later, this operation can be guaranteed, but it
requires that SCCR[EBDF] be written Þrst, followed by the write to PLPRCR[MF].
15.3.1.4 The Baud Rate Generator Clock (BRGCLK)
The baud rate generator clock (BRGCLK) is used by the four baud rate generators of the
communication processor module and by the memory controller refresh counter. The baud
rate generator clock is controlled independently in order to allow the baud rate generators
and memory refresh rate to continue operating at a Þxed frequency, even when the rest of
the MPC860 is operating at a reduced frequency.
BRGCLK defaults to VCOOUT, but can be reduced in frequency by a frequency divider.
This frequency divider is controlled by SCCR[DFBRG].
vccOut
The baud rate generator clock frequency is:
VCOOUT freq
BRGCLK freq
=
------------------------------------------ -
´
2 DFBRG
(
2
15.3.1.5 The Synchronization Clock (SYNCCLK, SYNCCLKS)
The synchronization clock signals (SYNCCLK and SYNCCLKS, referred to collectively
as SYNCCLK) are used by the signal synchronization circuitry in the serial ports of the
communication processor module. The signal synchronization circuitry is used to sample
and synchronize asynchronous external signals provided to these ports. SYNCCLK allows
15-14
dfbrg
Figure 15-10. BRGCLK Divider
)
MPC860 PowerQUICC UserÕs Manual
brgclk
CPM, UPM,
(Refresh
timer)
MOTOROLA

Advertisement

Table of Contents
loading

Table of Contents