Limit Fail Register Set; Calculate[1|2|3|4]:Data:header:points Query; Display[:Window[1|2|3|4]]:Trace:y[:Scale]:Centercommand/Query - Agilent Technologies 35670A Manual

Dynamic signal analyzer gpib programming
Hide thumbs Also See for 35670A:
Table of Contents

Advertisement

Limit Fail Register Set

The Limit Fail register set monitors limit test results for all traces. See figure 1-8.
Bits in the Limit Fail condition register are set to 1 under the following conditions:
Trace A Upper Failed (bit 0) is set to 1 when limit testing is enabled and any point on trace A
exceeds its upper limit.
Trace A Lower Failed (bit 1) is set to 1 when limit testing is enabled and any point on trace A falls
below its lower limit.
Trace B Upper Failed (bit 2) is set to 1 when limit testing is enabled and any point on trace B exceeds
its upper limit.
Trace B Lower Failed (bit 3) is set to 1 when limit testing is enabled and any point on trace B falls
below its lower limit.
Trace C Upper Failed (bit 4) is set to 1 when limit testing is enabled and any point on trace C exceeds
its upper limit.
Trace C Lower Failed (bit 5) is set to 1 when limit testing is enabled and any point on trace C falls
below its lower limit.
Trace D Upper Failed (bit 6) is set to 1 when limit testing is enabled and any point on trace D
exceeds its upper limit.
Trace D Lower Failed (bit 7) is set to 1 when limit testing is enabled and any point on trace D falls
below its lower limit.
Figure 1-8 also shows the commands you use to read and write the Limit Fail registers. See chapter 20
for more information about these commands.
1-17

Advertisement

Table of Contents
loading

Table of Contents