Download Print this page

ST STM32F301 6 Series Reference Manual page 580

Advanced arm-based 32-bit mcus

Advertisement

Basic timers (TIM6)
RM0366
Figure 237. Counter timing diagram, internal clock divided by N
CK_PSC
Timerclock = CK_CNT
1F
Counter register
00
20
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
MS31081V2
Figure 238. Counter timing diagram, update event when ARPE = 0 (TIMx_ARR not
preloaded)
CK_PSC
CEN
Timerclock = CK_CNT
31
32
33
34
35
36
00
01
02
03
04
05 06 07
Counter register
Counter overflow
Update event (UEV)
Update interrupt flag
(UIF)
Auto-reload preload
FF
36
register
Write a new value in TIMx_ARR
MS31082V2
580/874
RM0366 Rev 5

Advertisement

loading
Need help?

Need help?

Do you have a question about the STM32F301 6 Series and is the answer not in the manual?

This manual is also suitable for:

Stm32f301 8 seriesStm32f318 8 series