Download Print this page

ST STM32F301 6 Series Reference Manual page 551

Advanced arm-based 32-bit mcus

Advertisement

RM0366
Bit 14 AOE: Automatic output enable
0: MOE can be set only by software
1: MOE can be set by software or automatically at the next update event (if the break input is
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 13 BKP: Break polarity
0: Break input BRK is active low
1: Break input BRK is active high
Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits
Bit 12 BKE: Break enable
0: Break inputs (BRK and CCS clock failure event) disabled
1; Break inputs (BRK and CCS clock failure event) enabled
This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in
TIMx_BDTR register).
Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.
Bit 11 OSSR: Off-state selection for Run mode
This bit is used when MOE=1 on channels that have a complementary output which are
configured as outputs. OSSR is not implemented if no complementary output is implemented
in the timer.
See OC/OCN enable description for more details
enable register (TIM15_CCER) on page
0: When inactive, OC/OCN outputs are disabled (the timer releases the output control which
1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1
Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK
Bit 10 OSSI: Off-state selection for Idle mode
This bit is used when MOE=0 on channels configured as outputs.
See OC/OCN enable description for more details
enable register (TIM15_CCER) on page
0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0)
1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or
Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK
not be active)
in TIMx_BDTR register).
in TIMx_BDTR register).
Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.
is taken over by the GPIO, which forces a Hi-Z state)
or CCxNE=1 (the output is still controlled by the timer).
bits in TIMx_BDTR register).
CCxNE=1. OC/OCN enable output signal=1)
bits in TIMx_BDTR register).
General-purpose timers (TIM15/TIM16/TIM17)
(Section 19.5.9: TIM15 capture/compare
545).
(Section 19.5.9: TIM15 capture/compare
545).
RM0366 Rev 5
551/874
574

Advertisement

loading
Need help?

Need help?

Do you have a question about the STM32F301 6 Series and is the answer not in the manual?

Subscribe to Our Youtube Channel

This manual is also suitable for:

Stm32f301 8 seriesStm32f318 8 series