Figure 14.13 Example Of Transmission Operation (Clock Synchronous Communication Mode) - Renesas H8SX/1520 Series Hardware Manual

32-bit cisc microcomputer
Hide thumbs Also See for H8SX/1520 Series:
Table of Contents

Advertisement

Section 14 Synchronous Serial Communication Unit (SSU)
(2)
Data Transmission
Figure 14.13 shows an example of transmission operation, and figure 14.14 shows a flowchart
example of data transmission. When transmitting data in clock synchronous communication mode,
the SSU operates as shown below.
In master mode, the SSU outputs a transfer clock and data. In slave mode, when a transfer clock is
input to the SSCK pin, the SSU outputs data in synchronization with the transfer clock.
Writing transmit data to SSTDR after the TE bit is set to 1 clears the TDRE bit in SSSR to 0, and
the SSTDR contents are transferred to SSTRSR. After that, the SSU sets the TDRE bit to 1 and
starts transmission. At this time, if the TIE bit in SSER is set to 1, a TXI interrupt is generated.
When 1-frame data has been transferred with TDRE = 0, the SSTDR contents are transferred to
SSTRSR to start the next frame transmission. When the 8th bit of transmit data has been
transferred with TDRE = 1, the TEND bit in SSSR is set to 1 and the state is retained. At this time,
if the TEIE bit is set to 1, a TEI interrupt is generated.
While the ORER bit in SSSR is set to 1, transmission is not performed. Check that the ORER bit
is cleared to 0.
SSCK
SSO
TDRE
TEND
LSI operation
User operation
Rev. 3.00 Mar. 14, 2006 Page 540 of 804
REJ09B0104-0300
Downloaded from
Elcodis.com
electronic components distributor
Bit 0
Bit 1
1 frame
TXI interrupt
generated
Data written
Data written
to SSTDR
to SSTDR
Figure 14.13 Example of Transmission Operation
(Clock Synchronous Communication Mode)
Bit 7
Bit 0
Bit 1
1 frame
TXI interrupt
generated
Bit 7
TEI interrupt
generated

Advertisement

Table of Contents
loading

Table of Contents