Gated Clock Mode; Figure 30-19 Network Mode Timing-Continuous Clock - Motorola DragonBall MC9328MX1 Reference Manual

Integrated portable system processor
Table of Contents

Advertisement

CLK
Frame Sync
STSR
TX DATA
0x5E
SSI_TXDAT
TDE
TUE
SSI_RXDAT
RX DATA
RDR
ROE
NOTE: XX = "don't care"
Figure 30-19. Network Mode Timing—Continuous Clock

30.6 Gated Clock Mode

The gated clock mode is often used to connect to SPI-type interfaces on Microcontroller Units (MCUs) or
external peripheral chips. In gated clock mode, the presence of the clock indicates that valid data is on the
SSI_TXDAT or SSI_RXDAT pins. For this reason, no frame sync is needed in this mode. When
transmission of data is complete, the clock pin is tri-stated. Gated clocks are allowed for both the transmit
and receive sections with either internal or external clock and in Normal mode. Gated clocks are not
allowed in Network mode.
The clock runs when the TE bit or the RE bit in the SCSR are appropriately enabled. For clocks that are
generated internally, all internal bit clocks, word clocks, and frame clocks continue to operate. When a
valid time slot occurs, such as the first time slot in normal mode, the internal bit clock is enabled onto the
appropriate clock pin. This allows data to be transferred out in periodic intervals in gated clock mode.
When an external clock is used, the SSI waits for a clock signal to be received. When the clock begins,
valid data is shifted in.
For gated clock operation in external clock mode, a proper clock signal must be applied to the SSI STCK
for proper function. If the SSI uses a rising edge transition to clock data (TSCKP=0) and a falling edge
transition to latch data(RSCKP=0), the clock must be in an active low state when idle. If the SSI uses a
falling edge transition to clock data (TSCKP=1) and a rising edge transition to latch data (RSCKP=1), the
clock must be in an active high state when idle. The following diagrams illustrate the different edge
clocking and latching.
MOTOROLA
0xD6
0x5E
0x5E
0x5E
0x5E
0x5E
Synchronous Serial Interface (SSI)
0xD6
0xD6
XX
0x5E
0xD6
Gated Clock Mode
0x7B
0x7B
XX
0x7B
XX
30-43

Advertisement

Table of Contents
loading

Table of Contents