ST STM32G4 Series Reference Manual page 1145

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

RM0440
31
30
29
Res.
Res.
Res.
Res.
15
14
13
IC2F[3:0]
rw
rw
rw
Input capture mode:
Bits 31:16 Reserved, must be kept at reset value.
Bits 15:12 IC2F[3:0]: Input capture 2 filter
Bits 11:10 IC2PSC[1:0]: Input capture 2 prescaler
Bits 9:8 CC2S[1:0]: Capture/compare 2 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC2 channel is configured as output
01: CC2 channel is configured as input, tim_ic2 is mapped on tim_ti2
10: CC2 channel is configured as input, tim_ic2 is mapped on tim_ti1
11: CC2 channel is configured as input, tim_ic2 is mapped on tim_trc. This mode is working only if an
internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in TIMx_CCER).
28
27
26
25
Res.
Res.
Res.
12
11
10
9
IC2PSC[1:0]
CC2S[1:0]
rw
rw
rw
rw
Advanced-control timers (TIM1/TIM8/TIM20)
24
23
22
Res.
Res.
Res.
Res.
8
7
6
IC1F[3:0]
rw
rw
rw
RM0440 Rev 1
21
20
19
18
Res.
Res.
Res.
5
4
3
2
IC1PSC[1:0]
rw
rw
rw
rw
17
16
Res.
Res.
1
0
CC1S[1:0]
rw
rw
1145/2083
1181

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Table of Contents

Save PDF