Figure 367. Counter Timing Diagram, Internal Clock Divided By N; Figure 368. Counter Timing Diagram, Update Event When Repetition Counter; Is Not Used - ST STM32G4 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

General-purpose timers (TIM2/TIM3/TIM4/TIM5)
Counter register
Counter underflow
Update event (UEV)
Update interrupt flag

Figure 368. Counter timing diagram, Update event when repetition counter

Counter register
Counter underflow
Update event (UEV)
Update interrupt flag
Auto-reload preload
Center-aligned mode (up/down counting)
In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the
TIMx_ARR register) – 1, generates a counter overflow event, then counts from the auto-
1198/2083

Figure 367. Counter timing diagram, internal clock divided by N

tim_psc_ck
tim_cnt_ck
20
(UIF)
tim_pasc_ck
CEN
tim_cnt_ck
05
(UIF)
FF
register
Write a new value in TIMx_ARR
1F

is not used

04
03
02
01
00
RM0440 Rev 1
00
36
36
35
34
33
32
36
RM0440
MSv62308V1
31
30
2F
MSv62309V1

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Table of Contents

Save PDF