Common Registers) Offset = 0X300 - ST STM32G4 Series Reference Manual

Advanced arm-based 32-bit mcus
Hide thumbs Also See for STM32G4 Series:
Table of Contents

Advertisement

RM0440
Table 166. ADC register map and reset values for each ADC (offset=0x000
Offset
Register
ADC_DIFSEL
0xB0
Reset value
ADC_CALFACT
0xB4
Reset value
ADC_GCOMP
0xC0
Reset value
Table 167. ADC register map and reset values (master and slave ADC
Offset
Register
ADCx_CSR
0x00
Reset value
0x04
Reserved
ADCx_CCR
0x08
Reset value
ADCx_CDR
0x0C
Reset value
0
Refer to
for master ADC, 0x100 for slave ADC) (continued)

common registers) offset = 0x300

0
0
0
0
0
0
RDATA_SLV[15:0]
0
0
0
0
0
0
0
0
Section 2.2 on page 65
0
0
0
0
CALFACT_D[6:0]
0
0
0
0
0
0
0
slave ADC2
0
0
0
0
0
0
0
Res.
PRESC[3:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
for the register boundary addresses.
RM0440 Rev 1
Analog-to-digital converters (ADC)
DIFSEL[18:0]
0
0
0
0
0
0
0
0
0
0
GCOMP[13:0]
0
0
0
0
0
0
0
0
master ADC1
0
0
0
0
0
DELAY[3:0]
0
0
0
0
0
0
RDATA_MST[15:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
CALFACT_S[6:0]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
DUAL[4:0]
0
0
0
0
0
0
0
0
0
0
0
683/3748
683

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32G4 Series and is the answer not in the manual?

Table of Contents

Save PDF