Table of Contents

Advertisement

RM0351
1.
Software reset, triggered by setting the BDRST bit in the
register
2.
V
DD
A backup domain reset only affects the LSE oscillator, the RTC, the Backup registers and
the RCC Backup domain control register.
6.2

Clocks

Four different clock sources can be used to drive the system clock (SYSCLK):
HSI16 (high speed internal)16 MHz RC oscillator clock
MSI (multispeed internal) RC oscillator clock
HSE oscillator clock, from 4 to 48 MHz
PLL clock
The MSI is used as system clock source after startup from Reset, configured at 4 MHz.
The devices have the following additional clock sources:
32 kHz low speed internal RC (LSI RC) which drives the independent watchdog and
optionally the RTC used for Auto-wakeup from Stop and Standby modes.
32.768 kHz low speed external crystal (LSE crystal) which optionally drives the real-
time clock (RTCCLK).
Each clock source can be switched on or off independently when it is not used, to optimize
power consumption.
Several prescalers can be used to configure the AHB frequency, the high speed APB
(APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB, the
APB1 and the APB2 domains is 80 MHz.
(RCC_BDCR).
or V
power on, if both supplies have previously been powered off.
BAT
DocID024597 Rev 3
Reset and clock control (RCC)
Backup domain control
181/1693
253

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32L4x6 and is the answer not in the manual?

Questions and answers

Table of Contents

Save PDF